DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

FS6377-01G データシートの表示(PDF) - AMI Semiconductor

部品番号
コンポーネント説明
メーカー
FS6377-01G
AMI
AMI Semiconductor AMI
FS6377-01G Datasheet PDF : 21 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
FS6377-01/FS6377-01g Programmable 3-PLL Clock Generator IC
Data Sheet
3.1.3 Feedback Divider Programming
For proper operation of the feedback divider, the A-counter
must be programmed only for values that are less than or
equal to the M-counter. Therefore, not all divider moduli
below 56 are available for use. The selection of divider
values is listed in Table 2.
Above a modulus of 56, the feedback divider can be
programmed to any value up to 2047.
Table 2. Feedback Divider Modulus Under 56
M-Counter:
FBKDIV[10:3]
000
00000001
8
00000010
16
00000011
24
00000100
32
00000101
40
00000110
48
00000111
56
A-Counter: FBKDIV[2:0]
001 010 011 100 101 110 111
9
17
18
25
26
27
33
34
35 36
41
42
43 44 45
49
50
51 52 53 54
57
58
59 60 61 62 63
Feedback Divider Modulus
3.2 Post Divider Muxes
As shown in Figure 2, an input mux in front of each post
divider stage can select from any one of the PLL
frequencies or the reference frequency. The frequency se-
lection is done via the I2C-bus.
The input frequency on two of the four muxes (mux C and
D in Figure 2) can be changed without reprogramming by
a logic-level input on the SEL_CD pin.
3.3 Post Dividers
The post divider performs several useful functions. First, it
allows the VCO to be operated in a narrower range of
speeds compared to the variety of output clock speeds
that the device is required to generate. Second, it changes
the basic PLL equation to
( )( ) fCLK = fREF
NF
NR
1
NP
where NF, NR and NP are the feedback, reference and post
4.0 Device Operation
The FS6377 powers up with all internal registers cleared to
zero, delivering the crystal frequency to all outputs. For
operation to occur, the registers must be loaded in a most-
significant-bit (MSB) to least-significant-bit (LSB) order.
The register mapping of the FS6377 is shown in Table 3,
and I2C-bus programming information is detailed in Section
5.0.
divider moduli respectively, and fCLK and fREF are the output
and reference oscillator frequencies. The extra integer in
the denominator permits more flexibility in the
programming of the loop for many applications where
frequencies must be achieved exactly.
The modulus on two of the four post dividers muxes (post
dividers C and D in Figure 2) can be altered without
reprogramming by a logic level on the SEL_CD pin.
Control of the reference, feedback and post dividers is
detailed in Table 5. Selection of these dividers directly
controls how fast the VCO will run. The maximum VCO
speed is noted in Table 13.
AMI Semiconductor
www.amis.com
4

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]