DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AD5532HS データシートの表示(PDF) - Analog Devices

部品番号
コンポーネント説明
メーカー
AD5532HS Datasheet PDF : 12 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
AD5532HS
FUNCTIONAL DESCRIPTION
The AD5532HS consists of 32 DACs in a single package. A
14-bit digital word is loaded into one of the 32 DAC registers
via the serial interface. This is then converted (with gain and
offset) into an analog output voltage (VOUT0–VOUT31).
To update a DAC’s output voltage, the required DAC is
addressed via the serial port. When the 5-bit DAC address
and 14-bit DAC data have been loaded the selected DAC
converts the code.
On power-on, all the DACs are loaded with zeros.
Digital-to-Analog Section
The architecture of each DAC channel consists of a resistor-
string DAC followed by an output buffer amplifier. The voltage
at the REF_IN pin provides the reference voltage for the cor-
responding DAC. Since the input coding to the DAC is straight
binary, the ideal DAC output voltage is given by:
VDAC
= VREF _ IN
214
×D
where D = decimal equivalent of the binary code that is loaded
to the DAC register i.e., 016,383.
Output Buffer Stage—Gain and Offset
The function of the output buffer stage is to translate the
0 V2.5 V output of the DAC to a wider range. This is done by
gaining up the DAC output by two and offsetting the voltage
by the voltage on OFFS_IN pin.
VOUT = (2 × VDAC ) VOFFS _ IN
VDAC is the output of the DAC.
VOFFS_IN is the voltage at the OFFS_IN pin.
Table I shows how the output range of VOUT relates to the offset
voltage supplied by the user.
Table I. Sample Output Voltage Ranges
VOFFS_IN
(V)
0
2.5
VDAC
(V)
0 to 2.5
0 to 2.5
VOUT
(V)
0 to 5
2.5 to +2.5
VOUT is limited only by the headroom of the output amplifiers.
VOUT must be within maximum ratings.
Reset Function
The reset function on the AD5532HS can be used to reset all
nodes on the device to their power-on-reset condition. All the
DACs are loaded with 0s and all registers are cleared. The reset
function is implemented by taking the RESET pin low.
SERIAL INTERFACE
The serial interface is controlled by three pins as follows:
SYNC: This pin is the Frame Synchronization pin for the serial
interface.
SCLK: This pin is the Serial Clock Input. It operates at clock
speeds up to 30 MHz.
DIN: This pin is the Serial Data Input. Data must be valid on
the falling edge of SCLK.
To update a single DAC channel a 19-bit data-word is written
into the AD5532HS. See Table II.
MSB
A4
Table II. Serial Data Format
LSB
A3
A2
A1
A0
DB13–DB0
A4–A0 Bits
Used to address any one of the 32 channels (A4 = MSB of
address, A0 = LSB).
DB13–DB0 Bits
These are used to write a 14-bit word into the addressed
DAC register.
Figure 1 shows the timing diagram for a serial write to the
AD5532HS. The serial interface works with both a continuous and
a noncontinuous serial clock. The first falling edge of SYNC resets
a counter that counts the number of serial clocks to ensure
the correct number of bits are shifted in and out of the serial
shift registers. Any further edges on SYNC are ignored until the
correct number of bits are shifted in or out. Once 19 bits have
been shifted in or out, the SCLK is ignored. In order for another
serial transfer to take place, the counter must be reset by the
falling edge of SYNC. The user must allow 280 ns (min)
between successive writes (refer to Timing Specifications).
8
REV. 0

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]