DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

ADF7010BRU データシートの表示(PDF) - Analog Devices

部品番号
コンポーネント説明
メーカー
ADF7010BRU Datasheet PDF : 20 Pages
First Prev 11 12 13 14 15 16 17 18 19 20
ADF7010
VOLTAGE CONTROLLED OSCILLATOR (VCO)
An on-chip VCO is included on the transmitter. The VCO
LOW
converts the control voltage generated by the loop filter into an
output frequency that is sent to the antenna via the power
amplifier (PA). The VCO has a typical gain of 80 MHz/V and
MED
operates from 900 MHz–940 MHz. The PD1 bit in the function
register is the active high bit that turns on the VCO. A frequency
divide by 2 is included to allow operation in the lower 450 MHz
band. To enable operation in the lower band, the V1 bit in the
HIGH
N Register should be set to 1.
The VCO needs an external 220 nF between the VCO and the
regulator to reduce internal noise.
P5
P1
P7, P6
VCO CONTROL BIT
E LOOP FILTER
VCO
220nF
T CREG PIN
DIVIDE
BY 2
MUX
TO PA AND
N DIVIDER
E VCO SELECT BIT
Figure 7. Voltage Controlled Oscillator
L RF OUTPUT STAGE
The RF output stage consists of a DAC with a number of current
sources to adjust the output power level. To set up the power level:
FSK GFSK: The output power is set using the modulation
register by entering a 7-bit number into the bits P1–P7. The two
O MSBs set the range of the output stage, while the five LSBs set
the output power in the selected range.
ASK: The output power as set up for FSK is the output power
S for a TxDATA of 1. The output power for a zero data bit is set
up the same way but using the bits D1–D7.
The output stage is powered down by setting bit PD2 in the
OB Function register to zero.
Figure 8. Output Stage
SERIAL INTERFACE
The serial interface allows the user to program the four 24-bit
registers using a 3-wire interface. (CLK, Data, and Load Enable).
The serial interface consists of a level shifter, 24-bit shift register,
and four latches. Signals should be CMOS compatible. The serial
interface is powered by the regulator, and therefore is inactive
when CE is low.
Table I. C2, C1 Truth Table
C2 C1 Data Latch
0
0 R Register
0
1 N Register
1
0 Modulation Register
1
1 Function Register
Data is clocked into the shift register, MSB first, on the rising edge
of each clock (CLK). Data is transferred to one of four latches on
the rising edge of LE. The destination latch is determined by the
value of the two control bits (C2 and C1). These are the two
LSBs, DB1 and DB0, as shown in the timing diagram of Figure 1.
VDD
L1
PA
RFOUT
L2 C1 50
Figure 9. Output Stage Matching
REV. 0
–17–

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]