DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

SII141 データシートの表示(PDF) - Unspecified

部品番号
コンポーネント説明
メーカー
SII141 Datasheet PDF : 12 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
SiI 141B
SiI-DS-0037-C
AC Specifications
Under normal operating conditions unless otherwise specified. Low drive strength values, when ST=0, are given below.
Symbol Parameter
Conditions
Min Typ Max
Units
TDPS Intra-Pair (+ to -) Differential Input Skew
86 MHz
470
ps
TCCS Channel to Channel Differential Input Skew
86 MHz
7
ns
TIJIT
Worst Case Differential Input Clock Jitter tolerance1,2
65 MHz
86 MHz
465
ps
350
ps
DLHT
DHLT
TSETUP
Low-to-High Transition Time: Data and Controls
(43 MHz, 2-pixel/clock, PIXS=1)
Low-to-High Transition Time: Data and Controls
(65 MHz, 1-pixel/clock, PIXS=0)
Low-to-High Transition Time: ODCK
(43 MHz, 2-pixel/clock, PIXS=1)
Low-to-High Transition Time: ODCK
(65 MHz, 1-pixel/clock, PIXS=0)
High-to-Low Transition Time: Data and Controls
(43 MHz, 2-pixel/clock, PIXS=1)
High-to-Low Transition Time: Data and Controls
(65 MHz, 1-pixel/clock, PIXS=0)
High-to-Low Transition Time: ODCK
(43 MHz, 1-pixel/clock, PIXS=0)
High-to-Low Transition Time: ODCK
(65 MHz, 1-pixel/clock, PIXS=0)
Data, DE, VSYNC, HSYNC, and CTL[3:1] Setup Time to
ODCK falling edge (OCK_INV = 0) or to ODCK rising
edge (OCK_INV = 1)
*OCK_INV = 1
CL = 10pF; ST = 1
CL = 5pF; ST = 0
CL = 10pF; ST = 1
CL = 5pF; ST = 0
CL = 10pF; ST = 1
CL = 5pF; ST = 0
CL = 10pF; ST = 1
CL = 5pF; ST = 0
CL = 10pF; ST = 1
CL = 5pF; ST = 0
CL = 10pF; ST = 1
CL = 5pF; ST = 0
CL = 10pF; ST = 1
CL = 5pF; ST = 0
CL = 10pF; ST = 1
CL = 5pF; ST = 0
CL = 10pF; ST = 1
CL = 5pF; ST = 0
3.6
3.0*
18.4
19.0*
3.5
ns
4.5
ns
3.5
ns
4.5
ns
1.6
ns
2.1
ns
1.6
ns
2.1
ns
3.0
ns
4.2
ns
3.0
ns
4.2
ns
1.5
ns
1.9
ns
1.5
ns
1.9
ns
ns
ns
THOLD Data, DE, VSYNC, HSYNC, and CTL[3:1] Hold Time from CL = 10pF; ST = 1 8.0
ns
ODCK falling edge, (OCK_INV = 0) or from ODCK rising
8.4*
edge (OCK_INV = 1)
*OCK_INV = 0
CL = 5pF; ST = 0
24.0
ns
24.5*
RCIP
ODCK Cycle Time (1 pixel/clock)
11.6
40
ns
FCIP
ODCK Frequency (1 pixel/clock)
25
86
MHz
RCIP
ODCK Cycle Time (2 pixels/clock)
23.3
80
ns
FCIP
ODCK Frequency (2 pixels/clock)
12.5
43
MHz
RCIH
ODCK High Time
CL = 10pF, ST=1
5.0
65 MHz, One Pixel / Clock, PIXS = 0 3
CL = 5pF, ST=0
4.4
ns
43 MHz, Two Pixel / Clock, PIXS = 1 3
CL = 10pF, ST=1
9.0
ns
CL = 5pF, ST=0
8.2
RCIL
THSC
TFSC
ODCK Low Time
65 MHz, One Pixel / Clock, PIXS = 0 3
43 MHz, Two Pixel / Clock, PIXS = 1 3
Link disabled (DE inactive) to SCDT low1
Link disabled (Tx power down) to SCDT low 5
Link enabled (DE active) to SCDT high6
CL = 10pF, ST=1
CL = 5pF, ST=0
CL = 10pF, ST=1
CL = 5pF, ST=0
6
5
ns
9
ns
9
160
ms
200
250
ms
Falling
40
DE edges
TCLKPD Delay from RXC+/- Inactive to high impedance outputs
RXC+/- = 25MHz
10
µs
TCLKPU Delay from RXC+/- active to data active
RXC+/- = 25MHz
100
µs
TPDL Delay from PD/ PDO Low to high impedance outputs
8
ns
Notes: 1 Jitter defined as per DVI 1.0 Specification, Section 4.6 Jitter Specification.
2 Jitter measured with Clock Recovery Unit as per DVI 1.0 Specification, Section 4.7 Electrical Measurement Procedures.
3 Output clock duty cycle is independent of the differential input clock duty cycle and the IDCK duty cycle.
4 The setup and hold timing for the data and controls relative to the ODCK rising edge (OCK_INV=1) is by design the same
as the falling edge timing.
5 Measured when transmitter was powered down (see SiI/AN-0005 “PanelLink Basic Design /Application Guide,” Section 2.4).
6 Refer to the transmitter datasheet for minimum DE high and low time
7 Data is active (i.e. not tri-stated) but not valid yet. Data and controls are valid only when SCDT goes high. See TFSC and
Figure 7.
Silicon Image, Inc.
4
Subject to Change without Notice

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]