DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

SCN68681C1A44 データシートの表示(PDF) - Philips Electronics

部品番号
コンポーネント説明
メーカー
SCN68681C1A44
Philips
Philips Electronics Philips
SCN68681C1A44 Datasheet PDF : 28 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Philips Semiconductors
Dual asynchronous receiver/transmitter (DUART)
Product specification
SCN68681
AC CHARACTERISTICS TA = -40°C to +85°C, VCC = 5.0V ± 10% 1, 2, 3, 4
SYMBOL
PARAMETER
LIMITS
Min
Typ3
Max
UNIT
Reset Timing (See Figure 3)
tRES
RESETN pulse width
Bus Timing (See Figures 4, 5, 6)
200
ns
tAS
tAH
tRWS
tRWH
tCSW
tCSD5
tDD
tDF
tDS
tDH
tDAL
tDCR
tDCW
tDAH
tDAT
tCSC6
A1-A4 setup time to CSN Low
A1-A4 hold time from CSN Low
RWN setup time to CSN High
RWN holdup time to CSN High
CSN High pulse width
CSN or IACKN High from DTACKN Low
Data valid from CSN or IACKN Low
Data bus floating from CSN or IACKN High7
Data setup time to CLK High
Data hold time from CSN High
DTACKN Low from read data valid
DTACKN Low (read cycle) from CLK High
DTACKN Low (write cycle) from CLK High
DTACKN High from CSN or IACKN High
DTACKN High impedance from CSN or IACKN High
CSN or IACKN setup time to clock High
Port Timing (See Figure 7)
10
ns
100
ns
0
ns
0
ns
90
ns
20
ns
175
ns
100
ns
100
ns
20
ns
0
ns
125
ns
125
ns
100
ns
125
ns
90
ns
tPS
Port input setup time to CSN Low
tPH
Port input hold time from CSN High
tPD
Port output valid from CSN High
Interrupt Reset Timing (See Figure 8)
0
ns
0
ns
400
ns
INTRN or OP3-OP7 when used as interrupts negated from:
Read RHR (RxRDY/FFULL interrupt)
Write THR (TxRDY interrupt)
tIR
Reset command (delta break interrupt)
Stop C/T command (counter interrupt)
Read IPCR (input port change interrupt)
Write IMR (clear of interrupt mask bit)
Clock Timing (See Figure 9)
300
ns
300
ns
300
ns
300
ns
300
ns
300
ns
tfCCLLKK8
tCTC
fCTC
tRX
fRX
tTX
fTX
X1/CLK High or Low time
X1/CLK frequency
CTCLK High or Low time
CTCLK frequency
RxC High or Low time
RxC frequency (16X)
(1X)
TxC High or Low time
TxC frequency (16X)
(1X)
100
0
3.6864 4.0
100
0
4.0
220
0
2.0
0
1.0
220
0
2.0
0
1.0
ns
MHz
ns
MHz
ns
MHz
MHz
ns
MHz
MHz
Transmitter Timing (See Figure 10)
tTXD
TxD output delay from TxC external clock input on IP pin
tTCS
Output delay from TxC low at OP pin to TxD data output
Receiver Timing (See Figure 11)
350
ns
150
ns
tRXS
RxD data setup time before RxC high at external clock input on IP pin
240
ns
tRXH
RxD data hold time after RxC high at external clock input on IP pin
200
ns
NOTES:
1. Parameters are valid over specified temp. range. See Ordering information table for applicable operating temp. and VCC supply range.
2. All voltage measurements are referenced to ground (GND). For testing, all inputs except X1/CLK swing between 0.4V and 2.4V with
a transition time of 20ns maximum. For X1/CLK this swing is between 0.4V and 4.4V. All time measurements are referenced at input
voltages of 0.8V and 2.0V as appropriate.
3. Typical values are at +25°C, typical supply voltages, and typical processing parameters.
4. Test conditions for outputs: CL = 150pF, except interrupt outputs. Test condition for interrupt outputs: CL = 50pF, RL = 2.7kto VCC.
5. This specification will impose maximum 68000 CPU CLK to 6MHz. Higher CPU CLK can be used if repeating bus reads are not performed.
Consecutive write operations to the same command register require at least three edges of the X1 clock between writes.
6. This specification imposes a lower bound on CSN and IACKN Low, guaranteeing that it will be Low for at least 1 CLK period. This
requirement is made on CSN only to insure assertion of DTACKN and not to guarantee operation of the part.
7. This spec is made only to insure that DTACKN is asserted with respect to the rising edge of the X1/CLK pin as shown in the timing diagram,
not to guarantee operation of the part. If setup time is violated, DTACKN may be asserted as shown, or may be asserted 1 clock cycle later.
8. Operation to 0MHz is assured by design. Minimum test frequency is 2.0MHz.
1998 Sep 04
7

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]