DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

ADT7476ARQH データシートの表示(PDF) - ON Semiconductor

部品番号
コンポーネント説明
メーカー
ADT7476ARQH Datasheet PDF : 67 Pages
First Prev 51 52 53 54 55 56 57 58 59 60 Next Last
ADT7476
Table 19. Fan Tachometer Reading Registers (PowerOn Default = 0x00) (Note 1)
Register Address
R/W
Description
0x28
Readonly TACH1 low byte.
0x29
Readonly TACH1 high byte.
0x2A
Readonly TACH2 low byte.
0x2B
Readonly TACH2 high byte.
0x2C
Readonly TACH3 low byte.
0x2D
Readonly TACH3 high byte.
0x2E
Readonly TACH4 low byte.
0x2F
Readonly TACH4 high byte.
1. These registers count the number of 11.11 ms periods (based on an internal 90 kHz clock) that occur between a number of consecutive fan TACH
pulses (default = 2). The number of TACH pulses used to count can be changed using the TACH Pulses per Revolution register (Register 0x7B).
This allows the fan speed to be accurately measured. Because a valid fan tachometer reading requires that two bytes be read, the low byte must
be read first. Both the low and high bytes are then frozen until read. At poweron, these registers contain 0x0000 until the first valid fan TACH
measurement is read into these registers. This prevents false interrupts from occurring while the fans are spinning up. A count of 0xFFFF
indicates that a fan is one of the following: stalled or blocked (object jamming the fan), failed (internal circuitry destroyed), or not populated. (The
ADT7476 expects to see a fan connected to each TACH. If a fan is not connected to that TACH, its TACH minimum high and low bytes should
be set to 0xFFFF.) An alternate function, for example, is TACH4 reconfigured as the THERM pin.
Table 20. Current PWM Duty Cycle Registers (PowerOn Default = 0xFF) (Note 1)
Register Address
R/W
Description
0x30
R/W
PWM1 current duty cycle (0% to 100% duty cycle = 0x00 to 0xFF).
0x31
R/W
PWM2 current duty cycle (0% to 100% duty cycle = 0x00 to 0xFF).
0x32
R/W
PWM3 current duty cycle (0% to 100% duty cycle = 0x00 to 0xFF).
1. These registers reflect the PWM duty cycle driving each fan at any given time. When in automatic fan speed control mode, the ADT7476
reports the PWM duty cycles back through these registers. The PWM duty cycle values vary according to temperature in automatic fan speed
control mode. During fan startup, these registers report back 0x00. In manual mode, the PWM duty cycle outputs can be set to any duty cycle
value by writing to these registers.
Table 21.PWM Maximum Duty Cycle (PowerOn Default = 0xFF) (Note 1 and 2)
Register Address
R/W
(Note 2)
Description
0x38
R/W
Maximum duty cycle for PWM1 output, default = 100% (0xFF).
0x39
R/W
Maximum duty cycle for PWM2 output, default = 100% (0xFF).
0x3A
R/W
Maximum duty cycle for PWM3 output, default = 100% (0xFF).
1. These registers set the maximum PWM duty cycle of the PWM output.
2. This register becomes readonly when the Configuration Register 1 lock bit is set to 1. Any subsequent attempts to write to this register fail.
http://onsemi.com
51

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]