DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

PA7572 データシートの表示(PDF) - International Cmos Technology

部品番号
コンポーネント説明
メーカー
PA7572
International-Cmos
International Cmos Technology International-Cmos
PA7572 Datasheet PDF : 10 Pages
1 2 3 4 5 6 7 8 9 10
Commercial/Industrial
Input Cells (INC)
Input cells (INC) are included on dedicated input pins. The
block diagram of the INC is shown in Figure 6. Each INC
consists of a multiplexer and a register/transparent latch,
which can be clocked from various sources selected by the
global cell (see Figure 7). The register is rising edge
clocked. The latch is transparent when the clock is high
and latched on the clocks falling edge. The register/ latch
can also be bypassed for a non-registered input.
I/O Cell (IOC)
All PEELArrays have I/O cells (IOC) as shown above in
Figure 6. Inputs to the IOCs can be fed from any of the
LCCs in the array. Each IOC consists of routing and control
multiplexers, an input register/transparent latch, a three-
state buffer and an output polarity control. The register/
latch can be clocked from a variety of sources determined
by the global cell. It can also be bypassed for a non-
registered input. The PA7572 allows the use of SUM-D as
a feedback to the array when the I/O pin is a dedicated
output. This allows for additional buried registers and logic
paths. (See Figure 8 and Figure 9).
QD
Input w ith optional
register/latch
I/O
1
A
DQ
B
2
C
OE
D
I/O w ith
independent
output enable
08-15-008A
Global Cells
The global cells, shown in Figure 10, are used to direct global
clock signals and/or control terms to the LCCs, IOCs and
INCs. The global cells allow a clock to be selected from the
CLK1 pin, CLK2 pin, or a product term from the logic array
(PCLK). They also provide polarity control for INC and IOC
clocks enabling rising or falling clock edges for input
registers/latches. Note that each individual LCC clock has its
own polarity control. The global cell for LCCs includes sum-
of-products control terms for global reset and preset, and a
fast product term control for LCC register-type, used to save
product terms for loadable counters and state machines (see
Figure 11). The PA7572 provides two global cells that divide
the LCC and IOCs into groups, A and B. Half of the LCCs and
IOCs use global cell A, half use global cell B. This means that
two high-speed global clocks can be used among the LCCs.
CLK1
CLK2
PCLK
MUX
G lobal C ell: IN C
CLK1
CLK2
PCLK
R e g -Typ e
P re s e t
Reset
MUX
MUX
G lo bal C ell: LC C & IO C
IN C C loc k s
Group A & B
LCC Clocks
IO C C loc k s
LCC Reg-Type
LCC Presets
LCC Resets
08-15-010A
Figure 10. Global Cells
Reg-Type from Glob al Cell
Figure 8. LCC & IOC With Two Outputs
QD
Buried register or
logic paths
O utput
P
D
Q
R
Register Ty pe Change Feature
Global Cell can dynam ically change user-
selected LCC registers from D to T or from D
to JK. This saves product term s for loadable
counters or state m achines. Use as D register
to load, use as T or JK to count. Tim ing
allow s dynam ic operation.
1
A
DQ
B
2
C
3
D
0 8 -1 5 -0 0 9 A
Figure 9. LCC & IOC With Three Outputs
P
T
Q
R
E x a m p le :
P roduct term s for 10 bit loadable binary counter
D uses 57 product term s (47 count, 10 load)
T uses 30 product term s (10 count, 20 load)
D/T uses 20 product term s (10 count, 10 load)
08-15-011 A
Figure 11. Register Type Change Feature
4
04-02-050A

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]