DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

MT89L85AN データシートの表示(PDF) - Mitel Networks

部品番号
コンポーネント説明
メーカー
MT89L85AN Datasheet PDF : 20 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
MT89L85
Advance Information
description, the address input lines and the Stream
Address bits (STA) of the Control register give the
user the capability of selecting all positions of the
MT89L85 Data and Connect memories.
The data in the Control register consists of Split
memory and Message mode bits, Memory select and
Stream Address bits (see Figure 4). The memory
select bits allow the Connect Memory HIGH or LOW
or the Data Memory to be chosen, and the Stream
Address bits define an internal memory subsections
corresponding to input or output ST-BUS streams.
Bit 7 (Split Memory) of the Control register allows
split memory operation whereby reads are from the
Data memory and writes are to the Connect Memory
LOW.
The Message Enable bit (bit 6) places every output
channel on every output stream in message mode;
i.e., the contents of the Connect Memory LOW
(CML) are output on the ST-BUS output streams
once every frame unless the ODE input pin is LOW.
If ME bit is HIGH, then the MT89L85 behaves as if
bits 2 (Message Channel) and 0 (Output Enable) of
every Connect Memory HIGH (CMH) locations were
set to HIGH, regardless of the actual value. If ME bit
is LOW, then bit 2 and 0 of each Connect Memory
HIGH location operates normally. In this case, if bit 2
of the CMH is HIGH, the associated ST-BUS output
channel is in Message mode. If bit 2 of the CMH is
LOW, then the contents of the CML define the source
information (stream and channel) of the time slot that
is to be switched to an output.
If the ODE input pin is LOW, then all serial outputs
are high-impedance. If ODE is HIGH, then bit 0
(Output Enable) of the CMH location enables (if
HIGH) or disables (if LOW) the output drivers for the
corresponding individual ST-BUS output stream and
channel.
The contents of bit 1 (CSTo) of each Connection
Memory High location (see Figure 5) is output on
CSTo pin once every frame. The CSTo pin is a 2048
Mbit/s output which carries 256 bits. If CSTo bit is set
HIGH, the corresponding bit on CSTo output is
transmitted in HIGH. If CSTo bit is LOW, the
corresponding bit on the CSTo output is transmitted
in LOW. The contents of the 256 CSTo bits of the
CMH are transmitted sequentially on to the CSTo
output pin and are synchronous to the ST-BUS
streams. To allow for delay in any external control
7
6
SM ME
5
4
3
2
1
0
X
MS1 MS0 STA2 STA1 STA0
BIT
NAME
DESCRIPTION
7
SM
6
ME
4-3 MS1-MS0
2-0
STA2-0
x = Don’t care
Split Memory. When 1, all subsequent reads are from the Data Memory and writes are to
the Connection Memory Low, except when the Control Register is accessed again. The
Memory Select bits need to be set to specify the memory for the operations. When 0, the
Memory Select bits specify the memory for subsequent operations. In either case, the
Stream Address Bits select the subsection of the memory which is made available.
Message Enable. When 1, the contents of the Connection Memory Low are output on the
Serial Output streams except when in High Impedance. When 0, the Connection Memory
bits for each channel determine what is output.
Memory Select Bits. The memory select bits operate as follows:
0-0 - Not to be used
0-1 - Data Memory (read only from the CPU)
1-0 - Connection Memory Low
1-1 - Connection Memory High
Stream Address Bits 2-0. The number expressed in binary notation on these bits refers to
the input or output ST-BUS stream which corresponds to the subsection of memory made
accessible for subsequent operations.
Figure 4 - Control Register Bits
6

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]