DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

FX469 データシートの表示(PDF) - CML Microsystems Plc

部品番号
コンポーネント説明
メーカー
FX469
CML
CML Microsystems Plc CML
FX469 Datasheet PDF : 9 Pages
1 2 3 4 5 6 7 8 9
Pin Number Function
FX469
DW LG/LS J/P6
1
1
1
Xtal/Clock : The input to the on-chip inverter, for use with either a 1.008MHz or a 4.032MHz
Xtal or external clock. Clock frequency selection is by the “Clock Rate” input pin. The
selection of this frequency will affect the operational Data Rate of this device. Refer to Baud
Selection information on the next page. Operation of any CML microcircuit without a Xtal or
clock input may cause device damage. To minimise damage in the event of a Xtal/drive
failure. it is recommended that the power rail (VDD) is fitted with a current limiting device
(resistor or fast-reaction fuse).
2
2
2
XtalN : Output of the on-chip inverter.
3
3
3
Tx Sync O/P : A squarewave, produced on-chip, to synchronize the input of logic data and
transmission of the FFSK signal (See Figure 4).
4
5
5
Tx Signal O/P : When the transmitter is enabled, this pin outputs the (140-step pseudo
sinewave) FFSK signal (See Figure 4).
With the transmitter disabled, this output is set to a high-impedance state.
5
7
6
Tx Data I/P : Serial logic data to be transmitted is input to this pin.
6
8
7
Tx EnableN : A logic ‘0’ will enable the transmitter (See Figure 4). A logic ‘1’ at this input will
put the transmitter into powersave whilst forcing “Tx Sync Out” to a logic ‘1’ and “Tx Signal
Out” to a high-impedance state. This pin is internally pulled to VDD.
7
9
8
Bandpass O/P : The output of the Rx Bandpass Filter. This output impedance is typically
10kW and may require buffering prior to use.
8 10 9 Rx Enable : The control of the Rx function. The control of other outputs is given below.
Rx Enable = Rx Function Clock Data O/P Carrier Detect Rx Sync Out
“1”
= Enabled
Enabled
Enabled
Enabled
“0”
= Powersave
“0”
“0”
1” or “0”
9
11 10
V : The output of the on-chip analogue bias circuitry. Held internally at V /2, this pin
BIAS
DD
should be decoupled to VSS by a capacitor (C2). (See Figure 2.
This bias voltage is maintained under all powersave conditions.
10 12 11 VSS: Negative supply rail (GND).
2

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]