DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

MT9044AL データシートの表示(PDF) - Mitel Networks

部品番号
コンポーネント説明
メーカー
MT9044AL
Mitel
Mitel Networks Mitel
MT9044AL Datasheet PDF : 30 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
MT9044
Advance Information
VDD
OSCo
OSCi
VSS
F16o
RSP
F0o
TSP
F8o
C1.5o
AVDD
6 5 4 3 2 1 44 43 42 41 40
7
39
8
38
9
37
10
36
11
35
12
MT9044
34
13
33
14
32
15
31
16
30
17
29
18 19 20 21 22 23 24 25 26 27 28
TEST
RSEL
MS1
MS2
TDO
LOS1
LOS2
GTo
VSS
GTi
HOLDOVER
VDD
OSCo
OSCi
VSS
F16o
RSP
F0o
TSP
F8o
C1.5o
AVDD
44 43 42 41 40 3938 37 36 35 34
1
33
2
32
3
31
4
30
5
29
6
MT9044AL
28
7
27
8
26
9
25
10
24
11
23
12 13 14 15 16 17 18 19 20 21 22
TEST
RSEL
MS1
MS2
TDO
LOS1
LOS2
GTo
VSS
GTi
HOLDOVER
Pin Description
Figure 2 - Pin Connections
Pin # Pin #
PLCC MQFP
1,10, 39,4,17
23,31 ,25
2
40
3
41
4
42
5
43
6
44
7,28 1,22
8
2
9
3
11
5
Name
VSS
TCK
TCLR
TRST
SEC
PRI
VDD
OSCo
OSCi
F16o
Ground. 0 Volts.
Description
Test Clock (TTL Input): Provides the clock to the JTAG test logic. This pin is
internally pulled up to VDD.
TIE Circuit Reset (TTL Input): A logic low at this input resets the Time Interval
Error (TIE) correction circuit resulting in a re-alignment of input phase with output
phase as shown in Figure 19. The TCLR pin should be held low for a minimum of
300ns. This pin is internally pulled down to VSS.
Test Reset (TTL Input): Asynchronously initializes the JTAG TAP controller by
putting it in the Test-Logic-Reset state. This pin is internally pulled down to VSS.
Secondary Reference (TTL Input). This is one of two (PRI & SEC) input
reference sources (falling edge) used for synchronization. One of three possible
frequencies (8kHz, 1.544MHzMHz, or 2.048MHz) may be used. The selection of
the input reference is based upon the MS1, MS2, LOS1, LOS2, RSEL, and GTi
control inputs (Automatic or Manual). This pin is internally pulled up to VDD.
Primary Reference (TTL Input). See pin description for SEC. This pin is
internally pulled up to VDD.
Positive Supply Voltage. +5VDC nominal.
Oscillator Master Clock (CMOS Output). For crystal operation, a 20MHz crystal
is connected from this pin to OSCi, see Figure 10. For clock oscillator operation,
this pin is left unconnected, see Figure 9.
Oscillator Master Clock (CMOS Input). For crystal operation, a 20MHz crystal is
connected from this pin to OSCo, see Figure 10. For clock oscillator operation, this
pin is connected to a clock source, see Figure 9.
Frame Pulse ST-BUS 8.192 Mb/s (CMOS Output). This is an 8kHz 61ns active
low framing pulse, which marks the beginning of an ST-BUS frame. This is typically
used for ST-BUS operation at 8.192 Mb/s. See Figure 20.
2

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]