DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AT88SC0808C-WI データシートの表示(PDF) - Atmel Corporation

部品番号
コンポーネント説明
メーカー
AT88SC0808C-WI
Atmel
Atmel Corporation Atmel
AT88SC0808C-WI Datasheet PDF : 18 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
AT88SC0808C
Device Operation For
Synchronous
Protocols
CLOCK and DATA TRANSITIONS: The SDA pin is normally pulled high with an exter-
nal device. Data on the SDA pin may change only during SCL low time periods (see
Figure 5 on page 6). Data changes during SCL high periods will indicate a start or stop
condition as defined below.
START CONDITION: A high-to-low transition of SDA with SCL high is a start condition
which must precede any other command (see Figure 6 on page 6).
STOP CONDITION: A low-to-high transition of SDA with SCL high is a stop condition.
After a read sequence, the stop command will place the EEPROM in a standby power
mode (see Figure 6 on page 6).
ACKNOWLEDGE: All addresses and data words are serially transmitted to and from the
EEPROM in 8-bit words. The EEPROM sends a zero to acknowledge that it has
received each word. This happens during the ninth clock cycle.
MEMORY RESET: After an interruption in protocol, power loss or system reset, any 2-
wire part can be reset by following these steps:
1. Clock up to 9 cycles.
2. Look for SDA high in each cycle while SCL is high.
3. Create a start condition.
Figure 3. Bus Timing for 2 wire communications
SCL: Serial Clock, SDA: Serial Data I/O
Figure 4. Write Cycle Timing:
SCL: Serial Clock, SDA: Serial Data I/O
SCL
SDA
8th BIT
ACK
WORDn
Note:
STOP
CONDITION
tWR(1)
START
CONDITION
The write cycle time tWR is the time from a valid stop condition of a write sequence to the
end of the internal clear/write cycle.
5
2024HS–SMEM–04/07

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]