DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

CY7C1486V33-167BGC データシートの表示(PDF) - Cypress Semiconductor

部品番号
コンポーネント説明
メーカー
CY7C1486V33-167BGC
Cypress
Cypress Semiconductor Cypress
CY7C1486V33-167BGC Datasheet PDF : 31 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
CY7C1480V33
CY7C1482V33
CY7C1486V33
Truth Table[2, 3, 4, 5, 6]
Operation
Add. Used CE1 CE2 CE3 ZZ ADSP ADSC ADV WRITE OE CLK DQ
Deselect Cycle, Power Down
None
H X XL X
L
X
X
X L-H Tri-State
Deselect Cycle, Power Down
None
L L XL L
X
X
X
X L-H Tri-State
Deselect Cycle, Power Down
None
L X HL L
X
X
X
X L-H Tri-State
Deselect Cycle, Power Down
None
L L XL H
L
X
X
X L-H Tri-State
Deselect Cycle, Power Down
None
L X HL H
L
X
X
X L-H Tri-State
Sleep Mode, Power Down
None
X X XH X
X
X
X
X X Tri-State
READ Cycle, Begin Burst
External L H L L L
X
X
X
L L-H Q
READ Cycle, Begin Burst
External L H L L L
X
X
X
H L-H Tri-State
WRITE Cycle, Begin Burst
External L H L L H
L
X
L
X L-H D
READ Cycle, Begin Burst
External L H L L H
L
X
H
L L-H Q
READ Cycle, Begin Burst
External L H L L H
L
X
H H L-H Tri-State
READ Cycle, Continue Burst
Next
X X XL H
H
L
H
L L-H Q
READ Cycle, Continue Burst
Next
X X XL H
H
L
H
H L-H Tri-State
READ Cycle, Continue Burst
Next
H X XL X
H
L
H
L L-H Q
READ Cycle, Continue Burst
Next
H X XL X
H
L
H
H L-H Tri-State
WRITE Cycle, Continue Burst
Next
X X XL H
H
L
L
X L-H D
WRITE Cycle, Continue Burst
Next
H X XL X
H
L
L
X L-H D
READ Cycle, Suspend Burst Current X X X L H
H
H
H
L L-H Q
READ Cycle, Suspend Burst Current X X X L H
H
H
H
H L-H Tri-State
READ Cycle, Suspend Burst Current H X X L X
H
H
H
L L-H Q
READ Cycle, Suspend Burst Current H X X L X
H
H
H
H L-H Tri-State
WRITE Cycle,Suspend Burst Current X X X L H
H
H
L
X L-H D
WRITE Cycle,Suspend Burst Current H X X L X
H
H
L
X L-H D
Notes:
2. X = “Don't Care.” H = Logic HIGH, L = Logic LOW.
3. WRITE = L when any one or more Byte Write enable signals and BWE = L or GW = L. WRITE = H when all Byte write enable signals, BWE, GW = H.
4. The DQ pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock.
5. The SRAM always initiates a read cycle when ADSP is asserted, regardless of the state of GW, BWE, or BWX. Writes may occur only on subsequent clocks
after the ADSP or with the assertion of ADSC. As a result, OE must be driven HIGH prior to the start of the write cycle to allow the outputs to tri-state. OE is a
don't care for the remainder of the write cycle.
6. OE is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle all data bits are Tri-State when OE is
inactive or when the device is deselected, and all data bits behave as output when OE is active (LOW).
Document #: 38-05283 Rev. *G
Page 10 of 31
[+] Feedback

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]