DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

VSC8131 データシートの表示(PDF) - Vitesse Semiconductor

部品番号
コンポーネント説明
メーカー
VSC8131 Datasheet PDF : 16 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
VITESSE
SEMICONDUCTOR CORPORATION
2.488 Gbit/sec
32:1 SONET/SDH Mux with Clock Generator
Preliminary Datasheet
VSC8131
Clock Generator
An on-chip Phase Locked Loop (PLL) generates the 2.488 GHz transmit clock from the externally provided
REFCLK input. The on-chip PLL uses a low phase noise reactance based Voltage Controlled Oscillator (VCO)
with an on-chip loop filter. The loop bandwidth of the PLL is within the SONET specified limit of 2MHz. The
REFCLK is 77.76MHz and should be of high quality. Noise on the REFCLK below the loop band width of the
PLL will pass through the PLL and appear as jitter on the output. Preconditioning of the REFCLK signal with a
VCXO may be required to avoid passing REFCLK noise with greater than 4ps RMS of jitter to the output. Such
a condition would create an output from the VSC8131 which has the REFCLK noise in addition to the intrinsic
jitter from the VSC8131 itself. REFCLK is a LVPECL level and is required to be a differential signal in order to
meet the 4pS RMS jitter spec. The true and complement inputs of the differential PECL receiver are internally
biased to VCC/2 so that the REFCLK signal can be AC coupled without using external bias resistors, refer to
Figure 3. REFCLK can be DC coupled by simply over-driving the internal bias voltage.
Figure 3: REFCLK Internal Bias Configuration
VCC = +3.3V
INPUT
VCC
2
INPUT
All Resistors
VCC
3.3K
2
VEE = 0V
Loss of Lock
The Loss Of Lock (LOL) output is used to indicate if the CMU is locked. A loss of lock condition is
reported when the CMU does not lock to the REFCLK frequency or when the REFCLK input signal is not
present. LOL is high when the CMU is locked. LOL is low when the REFCLK input signal is not present (input
floating due to cut line or input stuck high or low). The LOL signal will appear as a pulse train of 1’s and 0’s
when the REFCLK is present, but the CMU is not locked to the REFCLK’s frequency. The frequency of the
LOL pulse train can be anywhere from 500Hz to 50MHz.
Page 4
© VITESSE SEMICONDUCTOR CORPORATION
741 Calle Plano, Camarillo, CA 93012 • 805/388-3700 • FAX: 805/987-5896
G52249-0, Rev. 3.0
11/9/99

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]