DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

73M1903C-IMR/F データシートの表示(PDF) - Teridian Semiconductor Corporation

部品番号
コンポーネント説明
メーカー
73M1903C-IMR/F
TERIDIAN
Teridian Semiconductor Corporation TERIDIAN
73M1903C-IMR/F Datasheet PDF : 46 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
73M1903C
Modem Analog Front End
DATA SHEET
SERIAL DATA AND CONTROL
The bits transmitted on the SDOUT pin are defined as follows:
bit15 bit14 bit13 bit12 bit11 bit10 bit9 bit8 bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0
RX15 RX14 RX13 RX12 RX11 RX10 RX9 RX8 RX7 RX6 RX5 RX4 RX3 RX2 RX1 RX0
If the HC bit (Bit 0 of Register01) is set to zero, the 16 bits that are received on the SDIN are defined as
follows:
bit15 bit14 bit13 bit12 bit11 bit10 bit9 bit8 bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0
TX15 TX14 TX13 TX12 TX11 TX10 TX9 TX8 TX7 TX6 TX5 TX4 TX3 TX2 TX1 CTL
In this case LSB(TX0) in a transmit bit stream is forced to 0 automatically.
If the Hardware Control bit (Bit 0 of Register 01) is set to one, the 16 bits that are received on the SDIN
input are defined as follows:
bit15 bit14 bit13 bit12 bit11 bit10 bit9 bit8 bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0
TX15 TX14 TX13 TX12 TX11 TX10 TX9 TX8 TX7 TX6 TX5 TX4 TX3 TX2 TX1 TX0
Bit 15 is transmitted/received first. Bits RX15:0 are the receive code word. Bits TX15:0 are the transmit
code word. If the hardware control bit is set to one, a control frame is initiated between every pair of data
frames. If the hardware control bit is set to zero, CTL is used by software to request a control frame. If
CTL is high, a control frame will be initiated before the next data frame. A control frame allows the
controller to read or write status and control to the 73M1903C.
The control word received on the SDIN pin is defined as follows:
bit15 bit14 bit13 bit12 bit11 bit10 bit9 bit8 bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0
R/W A6 A5 A4 A3 A2 A1 A0 D7 D6 D5 D4 D3 D2 D1 D0
The control word transmitted on the SDOUT pin is defined as follows:
bit15 bit14 bit13 bit12 bit11 bit10 bit9 bit8 bit7 bit6 bit5 bit4 bit3 bit2 bit1 bit0
0 0 0 0 0 0 0 0 D7 D6 D5 D4 D3 D2 D1 D0
If the R/W bit (Bit15 of control word) is set to a 0, the data byte transmitted on the SDOUT pin is all zeros
and the data received on the SDIN pin is written to the register pointed to by the received address bits;
A6-A0. If the R/W bit is set to a 1, there is no write to any register and the data byte transmitted on the
SDOUT pin is the data contained in the register pointed to by address bits A6-A0. Only one control frame
can occur between any two data frames.
Writes to unimplemented registers are ignored. Reading an unimplemented register returns an unknown
value. The position of a control data frame is controlled by the SPOS; bit 1 of register 01h. If SPOS is
set to a 0 the control frames occur mid way between data frames, i.e., the time between data frames is
equal. If SPOS is set to a 1, the control frame is ¼ of the way between consecutive data frames, i.e., the
control frame is closer to the first data frame. This is illustrated in Figure 2.
The TERIDIAN 73M1903C modem AFE IC includes a feature that shuts off the serial clock (SCLK) after
32 cycles of SCLK following the frame synch (figure 1). The SckMode pin controls this mode. If this pin
is left open the clock will run continuously. If SckMode is set low, the clock will be gated on for 32 clocks
Page: 6 of 46
© 2005-2008 TERIDIAN Semiconductor Corporation
Rev 4.3

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]