DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AD9231BCPZ-80 データシートの表示(PDF) - Analog Devices

部品番号
コンポーネント説明
メーカー
AD9231BCPZ-80 Datasheet PDF : 37 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Data Sheet
AD9231
SWITCHING SPECIFICATIONS
AVDD = 1.8 V; DRVDD = 1.8 V, maximum sample rate, 2 V p-p differential input, 1.0 V internal reference; AIN = −1.0 dBFS,
DCS disabled, unless otherwise noted.
Table 4.
Parameter
CLOCK INPUT PARAMETERS
Input Clock Rate
Conversion Rate1
CLK Period—Divide-by-1 Mode (tCLK)
CLK Pulse Width High (tCH)
Aperture Delay (tA)
Aperture Uncertainty (Jitter, tJ)
DATA OUTPUT PARAMETERS
Data Propagation Delay (tPD)
DCO Propagation Delay (tDCO)
DCO to Data Skew (tSKEW)
Pipeline Delay (Latency)
Wake-Up Time2
Standby
OUT-OF-RANGE RECOVERY TIME
AD9231-20/AD9231-40
Temp Min Typ
Max
AD9231-65
AD9231-80
Min Typ Max Min Typ Max
Full
625
625
625
Full 3
20/40 3
65 3
80
Full
50/25
15.38
12.5
25.0/12.5
7.69
6.25
Full
1.0
1.0
1.0
Full
0.1
0.1
0.1
Full
3
Full
3
Full
0.1
Full
9
Full
350
Full
600/400
Full
2
3
3
3
3
0.1
0.1
9
9
350
350
300
260
2
2
Unit
MHz
MSPS
ns
ns
ns
ps rms
ns
ns
ns
Cycles
µs
ns
Cycles
1 Conversion rate is the clock rate after the CLK divider.
2 Wake-up time is dependent on the value of the decoupling capacitors.
N–1
tA
N
VIN
N+3
N+1
N+2
CLK+
CLK–
DCOA/DCOB
tCH
tCLK
tDCO
tSKEW
CH A/CH B DATA
N–9
N–8
N–7
tPD
Figure 2. CMOS Output Data Timing
N+4
N–6
N+5
N–5
N–1
tA
N
VIN
N+3
N+4
N+5
N+1
N+2
CLK+
tCH
tCLK
CLK–
DCOA/DCOB
tDCO
CH A/CH B DATA
AS APPEARS ON
CH A OUTPUT PINS
tSKEW
CH A CH B
N–9 N–9
tPD
CH A
N–8
CH B
N–8
CH A
N–7
CH B
N–7
CH A
N–6
CH B
N–6
Figure 3. CMOS Interleaved Output Timing, Output as Appears on Channel A Output Pins
CH A
N–5
Rev. B | Page 7 of 36

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]