DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AD9937KCP データシートの表示(PDF) - Analog Devices

部品番号
コンポーネント説明
メーカー
AD9937KCP Datasheet PDF : 44 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
AD9937
SYSTEM OVERVIEW
Figure 8 shows the typical system block diagram for the AD9937.
The CCD output is processed by the AD9937s AFE circuitry,
which consists of a CDS, VGA, black level clamp, and A/D
converter. The digitized pixel information is sent to the digital
image processor chip, which performs the postprocessing and
compression. To operate the CCD, all CCD timing parameters
are programmed into the AD9937 from the system micropro-
cessor, through the 3-wire serial interface. From the system
master clock, VCKM provided by the image processor or exter-
nal crystal, the AD9937 generates all of the CCDs horizontal
and vertical clocks and all internal AFE clocks.
CCD
VOUT
V-DRIVE
BUFFER
AD9937
DIGITAL
OUTPUTS
0.1F
ADCOUT
CCDIN
DIGITAL IMAGE
PROCESSING
CIN
SERIAL
REGISTER INTERFACE
ASIC
DATA
CCD
TIMING
TIMING
GENERATOR
The H-drivers for H1(AD) and H2(A,B), and RS are included
in the AD9937, allowing these clocks to be directly connected
to the CCD. H-drive voltage of up to 3.6 V is supported. An
external V-driver is required for the vertical transfer clocks and
sensor gate pulses.
Figure 9 shows the horizontal and vertical counter dimensions
for the AD9937. All internal horizontal and vertical clocking is
programmed using these dimensions to specify line and pixel
locations.
MAXIMUM FIELD DIMENSIONS
12-BIT HORIZONTALCOUNTER = 4096 PIXELS MAX
Figure 8. Typical System Block Diagram, Master Mode
VD
HD
VCKM
MAX VD LENGTH IS 2048 LINES
MAX HD LENGTH IS 4095 PIXELS
Figure 9. Horizontal and Vertical Counters
Figure 10. Maximum VD/HD Dimensions
–20–
REV. 0

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]