DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AKD5358A データシートの表示(PDF) - Asahi Kasei Microdevices

部品番号
コンポーネント説明
メーカー
AKD5358A
AKM
Asahi Kasei Microdevices AKM
AKD5358A Datasheet PDF : 18 Pages
First Prev 11 12 13 14 15 16 17 18
[AK5358A]
OPERATION OVERVIEW
System Clock
MCLK, SCLK and LRCK (fs) clocks are required in slave mode. The LRCK clock input must be synchronized with
MCLK, however the phase is not critical. Table 1 shows the relationship of typical sampling frequency and the system
clock frequency. MCLK frequency, SCLK frequency and master/slave are selected by CKS2-0 pins as shown in Table 2.
All external clocks (MCLK, SCLK and LRCK) must be present unless PDN pin = “L”. If these clocks are not provided,
the AK5358A may draw excess current due to its use of internal dynamically refreshed logic. If the external clocks are not
present, place the AK5358A in power-down mode (PDN pin = “L”). In master mode, the master clock (MCLK) must be
provided unless PDN pin = “L”.
fs
32kHz
44.1kHz
48kHz
96kHz
MCLK
256fs
384fs
512fs
8.192MHz 12.288MHz 16.384MHz
11.2896MHz 16.9344MHz 22.5792MHz
12.288MHz 18.432MHz 24.576MHz
24.576MHz 36.864MHz
N/A
Table 1. System Clock Example
768fs
24.576MHz
33.8688MHz
36.864MHz
N/A
Mode
0
1
2
3
4
5
6
7
CKS2
L
L
L
L
H
H
H
H
CKS1
L
L
H
H
L
L
H
H
CKS0
L
H
L
H
L
H
L
H
Input Level Master/Slave
MCLK
CMOS
Slave
256/384fs (8kfs96k)
512/768fs (8kfs48k)
Reserved
CMOS
Master
256fs (8kfs96k)
CMOS
Master
512fs (8kfs48k)
TTL
Slave
256/385fs(96kHz)
512/768fs(48kHz)
Reserved
CMOS
Master
384fs (8kfs96k)
CMOS
Master
768fs (8kfs48k)
Table 2. Operation Mode Select
Note 15. SDTO outputs 16bit data at SCLK=32fs.
SCLK
48fs or 32fs
(Note 15)
64fs
64fs
48fs or 32fs
(Note 15)
64fs
64fs
MS0511-E-01
- 11 -
2007/04

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]