DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AS1541 データシートの表示(PDF) - austriamicrosystems AG

部品番号
コンポーネント説明
メーカー
AS1541 Datasheet PDF : 20 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
AS1539/AS1541
Data Sheet - Detailed Description
8 Detailed Description
The AS1539/AS1541 successive approximation register (SAR) A/D converter architecture is based on capacitive
redistribution which inherently includes a sample-and- hold function.
The AS1539/AS1541 core is controlled by an internally generated free-running clock. When the device is not perform-
ing conversions or being addressed, the A/D converter-core and internal clock are powered off.
Figure 22. Simplified I/O Diagram
+2.7 to
+5.25V
CH0
CH1
CH2
CH3
CH4
CH5
CH6
CH7
COM
1µF
REFIN/OUT
AS1539/
AS1541
VDD
+ 0.1 to
10µF
2kΩ
SDA
SCL
A0
A1
GND
0.1 to +
10µF
Microcontroller
Analog Input
When the converter enters the hold mode, the voltage on the selected CHx pin is captured on the internal capacitor
array. The input current on the analog inputs depends on the conversion rate of the device. During the sample period,
the source must charge the internal sampling capacitor (typically 15pF). After the capacitor has been fully charged,
there is no further input current. The amount of charge transfer from the analog source to the converter is a function of
conversion rate.
Figure 23. Reference circuit
VIN
+
-
10Ω
1nF
CH0:CH7
AS1539
VDD
+
0.1 to
10µF
+2.7 to
+5.25V
2kΩ
1µF
REFIN/OUT
SDA
www.austriamicrosystems.com
Revision 1.02
10 - 20

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]