DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

HV312NG データシートの表示(PDF) - Supertex Inc

部品番号
コンポーネント説明
メーカー
HV312NG Datasheet PDF : 10 Pages
1 2 3 4 5 6 7 8 9 10
Power Good Outputs (Referenced to VEE pin)
VPWRGD-x(hi) Power Good Pin Breakdown Voltage
VPWRGD-x(lo) Power Good Pin Output Low Voltage
IPWRGD-x(lk) Maximum Leakage Current
90
0.5 0.8
<1.0 10
V PWRGD-x = HI Z
V IPWRGD = 1mA, PWRGD-x = LOW
µA VPWRGD = 90V, PWRGD-x = HI Z
Dynamic Characteristics
tGATEHLOV OV Comparator Transition
tGATEHLUV UV Comparator Transition
500 ns
500 ns
Note 1: This timing depends on the threshold voltage of the external N-Channel MOSFET. The higher its threshold is, the longer this timing.
Note 2: This voltage depends on the characteristics of the external N-Channel MOSFET. Vto = 3V for an IRF530.
*IRF530 is a registered trademark of International Rectifier.
Pinout
PWRGD-D (HV302)
________
1
PWRGD-D (HV312)
PWRGD-C (HV302)
________
2
PWRGD-C (HV312)
PWRGD-B (HV302)
________
3
PWRGD-B (HV312)
PWRGD-A (HV302)
________
4
PWRGD-A (HV312)
OV 5
UV 6
VEE 7
14 VDD
13 TD
12 TC
11 TB
10 RAMP
9 GATE
8 SENSE
PWRGD Logic
Model
HV302
HV312
Condition
INACTIVE (Not Ready)
ACTIVE (Ready)
INACTIVE (Not Ready)
ACTIVE (Ready)
PWRGD-A/B/C/D
0
VEE
1
HI Z
1
HI Z
0
VEE
Pin Description
PWRGD-D – This Power Good Output Pin is held inactive on initial
power application and goes active a programmed time delay after
PWRGD-C goes active.
PWRGD-C – This Power Good Output Pin is held inactive on initial
power application and goes active a programmed time delay after
PWRGD-B goes active.
PWRGD-B – This Power Good Output Pin is held inactive on initial
power application and goes active a programmed time delay after
PWRGD-A goes active.
PWRGD-A – This Power Good Output Pin is held inactive on initial
power application and goes active when the external MOSFET is
fully turned on.
OV – This Over Voltage (OV) sense pin, when raised above its
high threshold will immediately cause the GATE pin to be pulled
low. The GATE pin will remain low until the voltage on this pin falls
below the low threshold limit, initiating a new start-up cycle.
UV – This Under Voltage (UV) sense pin, when below its low
threshold limit will immediately cause the GATE pin to be pulled
low. The GATE pin will remain low until the voltage on this pin
rises above the high threshold limit, initiating a new start-up cycle.
VEE – This pin is the negative terminal of the power supply input to
the circuit.
VDD This pin is the positive terminal of the power supply input to
the circuit.
TD – The resistor connected from this pin to VEE pin sets the time
delay from PWRGD-C going active to PWRGD-D going active.
TC – The resistor connected from this pin to VEE pin sets the time
delay from PWRGD-B going active to PWRGD-C going active.
TB – The resistor connected from this pin to VEE pin sets the time
delay from PWRGD-A going active to PWRGD-B going active.
RAMP – This pin provides a current output so that a timing ramp
voltage is generated when a capacitor is connected.
GATE – This is the Gate Driver Output for the external N-Channel
MOSFET.
SENSE – The current sense resistor connected from this pin to VEE
Pin programs the servo control current limit and the circuit breaker
trip limit.
3
Rev. D
04/17/02
Supertex, Inc. 1235 Bordeaux Drive, Sunnyvale, CA 94089 TEL: (408) 744-0100 Fax: (408) 222-4895 www.supertex.com

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]