DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

HIP9011ABT データシートの表示(PDF) - Intersil

部品番号
コンポーネント説明
メーカー
HIP9011ABT
Intersil
Intersil Intersil
HIP9011ABT Datasheet PDF : 11 Pages
1 2 3 4 5 6 7 8 9 10
HIP9011
Pinout
HIP9011
(SOIC)
TOP VIEW
VDD 1
GND 2
VMID 3
INTOUT 4
NC 5
NC 6
INT/HOLD 7
CS 8
OSCIN 9
OSCOUT 10
20 CH0NI
19 CH0IN
18 CH0FB
17 CH1FB
16 CH1IN
15 CH1NI
14 TEST
13 SCK
12 SI
11 SO
Pin Descriptions
PIN
NUMBER
1
2
3
4
5, 6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
DESIGNATION
DESCRIPTION
VDD
GND
Five volt power input.
This pin is tied to ground.
VMID
INTOUT
This pin is connected to the internal mid-supply generator and is brought out for bypassing by a 0.022µF capacitor.
Buffered output of the integrator. Output signal is held by an internal Sample and Hold circuit when INT/HOLD is
low.
NC
These pins are not internally connected. Do Not Use.
INT/HOLD
Selects whether the chip is in the Integrate Mode (Input High) or in the Hold Mode (Input Low). This pin has an
internal pull down.
CS
A low input on this pin enables the chip to communicate over the SPI bus. This pin has an internal pull-up.
OSCIN
Input to inverter used for the oscillator circuit. A 4MHz crystal or ceramic resonator is connected between this pin and
pin 10. To bias the inverter, a 1.0Mto 10Mresistor is usually connected between this pin and pin 10.
OSCOUT
Output of the inverter used for the oscillator. See pin 9 above.
SO
Output of the chip SPI data bus. This is a three-state output that is controlled via the SPI bus. The output is
placed in the high impedance state by setting CS high when the chip is not selected. This high impedance state
can also be programmed by setting the LSB of the prescaler word to 1. This will take precedence over CS. A 0
enables the active state. The Diagnostic Mode overrides these conditions.
SI
Input of the chip SPI data bus. Data length is eight bits. This pin has an internal pull-up.
SCK
Input from the SPI clock. Normally low, the data is transferred to the chip internal circuitry on the falling clock
edge. This pin has an internal pull up.
TEST
A low on this pin places the chip in the diagnostic mode. For normal operation this pin is tied high or left open.
This pin has an internal pull up.
CH1NI
Non-inverting input of Channel one.
CH1IN
Inverting input to channel one amplifier. A resistor is tied from this summing input to the transducer. A second
resistor is tied between this pin and pin 17, CH1FB to establish the gain of the amplifier.
CH1FB
Output of the channel one amplifier. This pin is used to apply feedback.
CH0FB
Output of the channel zero amplifier. This pin is used to apply feedback.
CH0IN
Inverting input to channel zero amplifier. Remainder same as channel one amplifier except feedback is applied
from pin 18.
CH0NI
Non-inverting input of Channel 0. Remainder the same as pin 16, except feedback is applied from terminal 18.
2
FN4367.2
January 6, 2006

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]