DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

HMC702LP6CE データシートの表示(PDF) - Hittite Microwave

部品番号
コンポーネント説明
メーカー
HMC702LP6CE
Hittite
Hittite Microwave Hittite
HMC702LP6CE Datasheet PDF : 36 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
v07.0411
HMC702LP6CE
14 GHz 16-BIT FRACTIONAL-N PLL
Sine Reference Input
0
The crystal reference sine input stage is shown in Figure 2. This is the lowest noise reference path. This is a common
emitter single ended bipolar buffer. The XSIN input pin is DC coupled and has about 950 mV bias on it. Expected
input is a 0 dBm sinusoid from a 50 Ohm source. Normally the input should be AC coupled externally. The sine buffer
input impedance is dominated by a 25 Ohm shunt resistor in series with a 50 pF on chip cap. Should a lower input
impedance be needed, an external 50 Ohm shunt resistor can be used, DC isolated by an external bypass cap. The
sine input reference path phase noise floor is approximately equivalent to -159 dBc/Hz. For best performance care
should be taken to provide a crystal reference source with equivalent or better phase noise floor.
Figure 2. Ref Sine Input
Square Wave Reference Input
The square wave Ref Input stage is shown in Figure 3. The stage is designed to accept square wave inputs from CML
to CMOS levels. Slightly degraded phase noise performance may be obtained with quasi sine 1 Vpp inputs. It may be
necessary to attenuate very large CMOS levels if absolute best in close phase noise performance is required. Input
reference should have a noise floor better than -160 dBc/Hz to avoid degradation of the input reference path.
Figure 3. Square Wave Ref Input Stage
For price, delivery and to place orders: Hittite Microwave Corporation, 2 Elizabeth Drive, Chelmsford, MA 01824
978-250-3343 tel • 978-250-3373 fax • Order On-line at www.hittite.com
Application Support: apps@hittite.com
0-8

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]