DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

ICS1893AF(2002) データシートの表示(PDF) - Integrated Circuit Systems

部品番号
コンポーネント説明
メーカー
ICS1893AF
(Rev.:2002)
ICST
Integrated Circuit Systems ICST
ICS1893AF Datasheet PDF : 12 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Product Brief
ICS1893AF
Pins LSTA (link status) and LOCK (rec. PLL locked) are not brought out.
o LSTA and LOCK provided redundant information already available with the P2LI pin. P2LI
indicates the Link is valid.
Input pin TXER is removed and tied low inside the package. The TXER function is still available by using
the Extended Control Register Reg 16 Bit 2. Most applications tied the TXER pin to VSS.
ICS1893AF Shared Features
The same silicon die is used in the ICS1893AF and ICS1893Y-10.
o Only the package type is different.
The ICS1893AF offers the same .35µ 3.3V low power operation.
Parametric specifications and timing diagrams same as ICS1893Y-10.
o See ICS1893 Data Sheet for specification and timing details.
Both the ICS1893Y-10 and the ICS1893AF incorporate Digital Signal Processing in their PMD Sub layer,
thereby allowing them to transmit and receive data with Unshielded Twisted Pair (UTP) Category 5
cables up to 150 meters in length. In addition, this ICS-patented, technology has allowed the ICS1893Y-
10 and ICS1893AF to address the effects of Baseline Wander correction with UTP cable lengths up to
150m.
Both ICS1893AF and ICS1893Y-10 have improved 10Base-T Squelch operation.
The 1893AF uses the same twisted pair transmitter and receive circuits and therefore the same
recommended board layout techniques apply. See Typical Board Layout section.
Both share improved transmit circuits resulting in decrease in the magnitude of the 10Base-T harmonic
content generated during transmission (reference ISO/IEC 8802-3: 1993 Clause 8.3.1.3).
Both use digital PLL technology resulting in lower jitter and improved stability.
Both seed the transmit stream cipher with the PHY address. This minimizes cross-talk, EMI and noise in
multiple Phy applications.
The MDIO Maintenance interface with the MDIO and MDC pins along with all internal registers are
preserved in the ICS1893AF. This allows software configuring for FD/HD, 10baseT, 100baseTX and
Auto-Negotiation to be configurable by the MDIO maintenance interface. Default setting is Auto-
Negotiation Enable. All register settings are the same as in the ICS1893 datasheet.
The ICS1893AF preserves the dual purpose LED/Phy Address control pins as in the ICS1893Y-10. The
captured address seeds the scrambler for lower EMI in for multiple Phy applications.
All Auto-Negotiation features are preserved in the ICS1893AF. The reset default mode is A_N enabled.
The A_N parallel detect feature is preserved for legacy interoperability.
Both support the Auto-Negotiation Next Page functions as described in IEEE Std 802.3u-1995 clause
28.2.3.4
Both support Management Frame (MF) Preamble Suppression.
Both support backward compatibility with the ICS1890 Management Registers
Document Revision: 5 April 2002
Page 3

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]