DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

L6374 データシートの表示(PDF) - STMicroelectronics

部品番号
コンポーネント説明
メーカー
L6374
ST-Microelectronics
STMicroelectronics ST-Microelectronics
L6374 Datasheet PDF : 19 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
L6374
7
Diagnostic logic
Diagnostic logic
The situations that are monitored and signalled with the Diag output pin are:
current limit (OVC) in action; there are 8 individual current limiting circuits, two per each
output, i.e. one per every output transistor; they limit the current that can be either sour-
ced or sunk from each output, to a typical value of 150 mA, equal for all of them;
undervoltage protection (UV);
overtemperature protection (OVP); The diagnostic signal is transmitted via an open
drain output (for ease of wired-or connection of several such signals) and a low level
represents the presence of at least one of the monitored conditions, mentioned above.
8
Programmable delay
The current limiting circuits can be requested to perform even in absence of a real fault
condition, for a short period, if the load is of capacitive nature or if it is a filament lamp (that
exhibits a very low resistance during the initial heating phase). To avoid the forwarding of
misleading, short diagnostic pulses in coincidence with the intervention of the current
limiting circuits when operating on capacitive loads, a delay of about 5 µs is inserted on the
signal path, between the "OR" of the current limit signals and its use as external diagnostic.
It takes about 1µs to charge (or discharge) by 24 V a capacitor of 5 nF with a current of
120 mA . To implement longer delays (from the intervention of one of the current limiting
circuits to the activation of the diagnostic) an external capacitor can be connected between
pin C3 and ground (pin C3 is otherwise left open).
The delay shall then be determined by the ratio of about 10 pF/µs, using the value of the
capacitance connected to the pin.
9
Analog inputs (I1,I2,I3,I4)
The input stage of each channel is a high im-pedence comparator with built-in hysteresis
(200 mV) for high noise immunity. Each comparator has one input connected to all the
others and tied to a common pin Ref (Pin 11). If this pin is left floating an internal precise
band gap voltage reference (1.25 V) is applied, otherwise these inputs can be externally
programmed by connecting an external voltage source (from 0 to 5 V) and the current on
this pin is internally limited to ±20 mA. The other input pin of each comparator can swing
from -7 to 35 V.
For this reason it has been implemented the structure shown in Figure 4 on page 10 and the
device can also be used as line receiver.
When the input voltage is negative, the current is internally limited by a 15 kresistor as
shown in Figure 4 on page 10. High and low input thresholds can be obtained by adding and
subtracting half of the hysteresis to the voltage of pin Ref (see Figure 5 on page 10).
9/19

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]