DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

LT1619(RevA) データシートの表示(PDF) - Linear Technology

部品番号
コンポーネント説明
メーカー
LT1619
(Rev.:RevA)
Linear
Linear Technology Linear
LT1619 Datasheet PDF : 20 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
LT1619
PI FU CTIO S
S/S (Pin 1): Shutdown and Synchronization. Shutdown is
active low with a typical threshold voltage of 0.9V. For
normal operation, the S/S pin is tied to VIN. To externally
synchronize the controller, drive the S/S pin with pulses.
FB (Pin 2): The inverting Input of the Error Amplifier.
Connect the resistor divider tap here. Set VOUT according
to VOUT = 1.24(1 + R1/R2). See Figure 1.
VC (Pin 3): Compensation Pin for the Error Amplifier. VC is
the output of the transconductance amplifier. Overall loop
is compensated with an RC network from this pin to the
ground.
GND (Pin 4): Ground. Connect to local ground plane.
SENSE (Pin 5): The Input of the Current Sense Amplifier.
The SENSE pin is connected to the source of the N-channel
MOSFET and to a sense resistor to the ground. The current
limit threshold is internally set at 53mV, giving a maximum
switch current of 53mV/RSENSE.
GATE (Pin 6): The Output of the MOSFET Driver.
DRV (Pin 7): The Pull-Up Supply of the MOSFET Driver. Tie
this pin to VIN (Pin 8) for nonbootstrapped operation or to
the converter output for bootstrapped operation.
VIN (Pin 8): Supply or Battery Input. Must be closely
bypassed to the ground plane.
BLOCK DIAGRA
1.24V
FB 2
ERROR
AMPLIFIER
+
gm
VC VIN
38
1.8V
A2
+
A1
VB
+
S/S 1
C1
+
+Σ+
RAMP COMP
CLK
SYNC
300kHz
OSCILLATOR
SHUTDOWN
DELAY
REF/BIAS
UVLO
S
Q
R
CURRENT
LIMIT
COMPARATOR
IDLE
VIN
DRV
7
CURRENT
SENSE
AMP
DRIVER
280ns
LEADING
EDGE
BLANKING
GATE
6
SENSE
5
GND
4
RSENSE
LOAD
ILIM
1619 F02
Figure 2. LT1619 Block Diagram
1619fa
5

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]