DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

MAX5811(2002) データシートの表示(PDF) - Maxim Integrated

部品番号
コンポーネント説明
メーカー
MAX5811 Datasheet PDF : 13 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
10-Bit Low Power 2-Wire Interface Serial,
Voltage-Output DAC
Pin Description
PIN
NAME
FUNCTION
1
VDD
Power Supply and DAC Reference Input
2
GND
Ground
3
SDA
Bidirectional Serial Data I/O
4
SCL
Serial Clock Line
5
ADD
Address Select. A logic high sets the address LSB to 1, a logic low sets the address LSB to 0.
6
OUT
Analog Output
Detailed Description
The MAX5811 is a 10-bit, voltage-output DAC with an
I2C/SMBus-compatible 2-wire interface. The device
consists of a serial interface, power-down circuitry,
input and DAC registers, a 10-bit resistor string DAC,
unity-gain output buffer, and output resistor network.
The serial interface decodes the address and control
bits, routing the data to either the input or DAC register.
Data can be directly written to the DAC register imme-
diately updating the device output, or can be written to
the input register without changing the DAC output.
Both registers retain data as long as the device is pow-
ered.
DAC Operation
The MAX5811 uses a segmented resistor string DAC
architecture, which saves power in the overall system
and guarantees output monotonicity. The MAX5811s
input coding is straight binary, with the output voltage
given by the following equation:
VOUT
=
VREF ×(D)
2N
where N = 10 (bits), and D = the decimal value of the
input code (0 to 1023).
Output Buffer
The MAX5811 analog output is buffered by a precision,
unity-gain follower that slews at about 0.5V/µs. The
buffer output swings rail-to-rail, and is capable of dri-
ving 5kin parallel with 200pF. The output settles to
±0.5LSB within 4µs.
Power-On Reset
The MAX5811 features an internal POR circuit that ini-
tializes the device upon power-up. The DAC registers
are set to zero scale and the device is powered-down
with the output buffer disabled and the output pulled to
GND through the 100ktermination resistor. Following
power-up, a wake-up command must be initiated
before any conversions are performed.
Power-Down Modes
The MAX5811 has three software-controlled low-power
power-down modes. All three modes disable the output
buffer and disconnect the DAC resistor string from VDD,
reducing supply current draw to 300nA. In power-down
mode 0, the device output is high impedance. In
power-down mode 1, the device output is internally
pulled to GND by a 1ktermination resistor. In power-
down mode 2, the device output is internally pulled to
GND by a 100ktermination resistor. Table 1 shows
the power-down mode command words.
Upon wake-up, the DAC output is restored to its previ-
ous value. Data is retained in the input and DAC regis-
ters during power-down mode.
Digital Interface
The MAX5811 features an I2C/SMBus-compatible 2-
wire interface consisting of a serial data line (SDA) and
Table 1. Power-Down Command Bits
POWER-DOWN
COMMAND BITS
PD1
PD0
0
0
0
1
1
0
1
1
MODE/FUNCTION
Power-up device. DAC output restored to previous value.
Power-down mode 0. Power-down device with output floating.
Power-down mode 1. Power-down device with output terminated with 1kto GND.
Power-down mode 2. Power-down device with output terminated with 100kto GND.
_______________________________________________________________________________________ 7

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]