DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

SCA1000-D01 データシートの表示(PDF) - Murata Manufacturing

部品番号
コンポーネント説明
メーカー
SCA1000-D01 Datasheet PDF : 18 Pages
First Prev 11 12 13 14 15 16 17 18
SCA1000-D01
after the device is selected with CSB going low, an 8-bit command is received. The
command defines the operations to be performed
the rising edge of CSB ends all data transfer and resets internal counter and
command register
if an invalid command is received, no data will be shifted into chip and the MISO
will remain in high impedance state until the falling edge of CSB. This will
reinitialize the serial communication.
to be able to perform any other command than those listed in Table 1. SPI
commands, the lock register content has to be set correctly. If other command is
feed without correct lock register content, no data will be shifted into chip and the
MISO will remain in high impedance state until the falling edge of CSB.
data transfer to MOSI continues right after the command is received in all cases
where data is to be written to ASIC’s internal registers
data transfer out from MISO starts with a falling edge of SCK right after the last bit
of SPI command is sampled in on the rising edge of SCK
maximum data transfer speed exceeds 500 kHz clock rate
SPI command can be an individual command or a combination of command and data. In
the case of combined command and data, the input data follows uninterruptedly the SPI
command and the output data is shifted out parallel with the input data.
CSB
SCK
0
1
23
4
5
6
7
8
9
10 11 12 13 14 15
MOSI
M ISO
Figure 5.
COMMAND
DATA IN
76
5
4
3
2
10
HIGH IM PEDANCE
76
DATA OUT
5
4
3
2
10
One command and data transmission over the SPI
After power up the circuit starts up in measure mode. This is the operation mode that is
used in the final application.
Murata Electronics Oy
www.muratamems.fi
Doc. Nr. 8225700
11/18
Rev.C

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]