DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

MC145406D データシートの表示(PDF) - Philips Electronics

部品番号
コンポーネント説明
メーカー
MC145406D
Philips
Philips Electronics Philips
MC145406D Datasheet PDF : 5 Pages
1 2 3 4 5
Philips Semiconductors Linear Products
EIA-232-D/V.28 driver/receiver
Product specification
MC145406
BLOCK DIAGRAM
RECEIVER
VCC
15k
RX
+
5.4k
VSS
VCC
DO
1.0V
VDD
300
TX
DRIVER
HYSTERESIS
1.8V
VCC
LEVEL
+
DI
SHIFT
1.4V
VSS
PIN #
1
8
16
9
2, 4, 6
11, 13, 15
10, 12, 14
3, 5, 7
SYMBOL
PIN DESCRIPTION
VDD
VSS
VCC
GND
Positive power supply. The most positive power supply pin, which is typically 5 to 12 volts.
Negative power supply. The most negative power supply pin, which is typically -5 to -12 volts.
Digital power supply. The digital supply pin, which is connected to the logic power supply (maximum +5.5V).
Ground. Ground return pin is typically connected to the signal ground pin of the EIA-232-D connector (Pin 7)
as well as to the logic power supply ground.
RX1, RX2, RX3
DO1, DO2, DO3
Receive Data Input. These are the EIA-232-D receive signal inputs whose voltages can range from +25 to
-25V. A voltage between +3 and +25 is decoded as a space and causes the corresponding DO pin to swing
to ground (0V); a voltage between -3 and -25V is decoded as a mark and causes the DO pin to swing up to VCC.
The actual turn-on input switchpoint is typically biased at 1.8V above ground, and includes 800mV of hysteresis
for noise rejection. The nominal input impedance is 5k. An open or grounded input pin is interpreted as a mark,
forcing the DO pin to VCC.
Data Output. These are the receiver digital output pins, which swing from VCC to GND. A space on the RX
pin causes DO to produce a logic zero; a mark produces a logic one. Each output pin is capable of driving one
LSTTL input load.
DI1, DI2, DI3
TX1, TX2, TX3
Data Input. These are the high-impedance digital input pins to the drivers. TTL compatibility is accomplished
by biasing the input switchpoint at 1.4V above ground. However, 5V CMOS compatibility is maintained as well.
Input voltage levels on these pins must be between VCC and GND.
Transmit Data Output. These are the EIA-232-D transmit signal output pins, which swing toward VDD and VSS.
A logic one at a DI input causes the corresponding TX output to swing toward VSS. A logic zero causes the
output to swing toward VDD (the output voltages will be slightly less than VDD or VSS depending upon the output
load). Output slew rates are limited to a maximum of 30V/µs. When the MC145406 is off (VDD = VSS = VCC
= GND), the minimum output impedance is 300.
August 31, 1994
468

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]