DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

73S8010R-IL/F データシートの表示(PDF) - Teridian Semiconductor Corporation

部品番号
コンポーネント説明
メーカー
73S8010R-IL/F
TERIDIAN
Teridian Semiconductor Corporation TERIDIAN
73S8010R-IL/F Datasheet PDF : 24 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
73S8010R
Low Cost Smart Card Interface
DATA SHEET
I2C-bus Read from Status Register:
I2C-bus Read Command from the Status Register follows the format shown below. After the START condition, a
slave address is sent by the master. This address is seven bits long followed by an eighth bit which is an opcode
bit (R/W) – a ‘one’ indicates the master will read data from the status register. After the R/W bit, the ’zero’ ACK bit
is sent to the master by the device. The device now starts sending the 8-bit status register data to the control
register during the DATA bits. After the DATA bits, the ‘one’ ACK bit is sent to the device by the master. The
master should send the STOP condition after receiving the ACK bit.
SDA
MSB
LSB
SCL
MSB
LSB
1-7
8
9
1-8
9
START
condition
ADDRESS bits
R/W bit
ACK bit
DATA bits
Figure 3 - I2C Bus Read Protocol
I2C-bus timing definition:
SDA
ACK bit
Tbuf
STOP
condition
SCL
T lo w
Thi
Page: 7 of 24
T h d sta
T sudat
Thddat
T s u s to
Figure 4 - I2C Bus Timing Definitions
Symbol
Fsclk
Tlow
Thi
Thdsta
Tsudat
Thddat
Tsusto
Tbuf
Parameter
Clock frequency
Clock low
Clock high
Hold time START condition
Data set up time
Data hold time
Set up time STOP condition
Bus free time between a STOP
and START condition
Min.
1.3
0.6
0.6
100
5
0.6
1.3
Typ. Max. Unit
400 kHz
µs
µs
µs
ns
900 ns
µs
µs
© 2005-2008 TERIDIAN Semiconductor Corporation
Rev 1.5

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]