DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

ISPLSI1032EA データシートの表示(PDF) - Lattice Semiconductor

部品番号
コンポーネント説明
メーカー
ISPLSI1032EA
Lattice
Lattice Semiconductor Lattice
ISPLSI1032EA Datasheet PDF : 16 Pages
First Prev 11 12 13 14 15 16
Specifications ispLSI 1032EA
Internal Timing Parameters1
PARAM. #
DESCRIPTION
Outputs
tob
50 Output Buffer Delay
tsl
51 Output Buffer Delay, Slew Limited Adder
toen
52 I/O Cell OE to Output Enabled
todis
53 I/O Cell OE to Output Disabled
tgoe
54 Global OE
Clocks
tgy0
55 Clock Delay, Y0 to Global GLB Clk Line (Ref. Clock)
tgy1/2 56 Clock Delay, Y1 or Y2 to Global GLB Clock Line
tgcp
57 Clock Delay, Clock GLB to Global GLB Clock Line
tioy2/3 58 Clock Delay, Y2 or Y3 to I/O Cell Global Clock Line
tiocp
59 Clock Delay, Clock GLB to I/O Cell Global Clock Line
Global Reset
tgr
60 Global Reset to GLB and I/O Registers
1. Internal Timing Parameters are not tested and are for reference only.
-125
-100
UNITS
MIN. MAX. MIN. MAX.
1.7 2.0 ns
5.0 5.0 ns
4.0 5.1 ns
4.0 5.1 ns
3.0 3.9 ns
1.1 1.1 1.9 1.9 ns
0.9 0.9 1.5 1.5 ns
0.8 1.8 0.8 1.8 ns
0.0 0.0 0.0 0.0 ns
0.8 2.8 0.8 2.8 ns
2.1
5.1 ns
Table 2-0037B/1032EA
v.2.4
11

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]