DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

5962-9669001HTA データシートの表示(PDF) - Micross Components

部品番号
コンポーネント説明
メーカー
5962-9669001HTA
MICROSS
Micross Components MICROSS
5962-9669001HTA Datasheet PDF : 26 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
FLASH
AS29F010
GENERAL DESCRIPTION
The AS29F010 is a 1Mbit, 5.0 Volt-only FLASH memory
organized as 131,072 bytes. The AS29F010 is offered in a 32-
pin CDIP package. The byte-wide data appears on DQ0-DQ7.
The device is designed to be programmed in-system with the
standard system 5.0 Volt VCC supply. A 12.0 volt VPP is not
required for program or erase operations. The device can also
be programmed or erased in standard EPROM programmers.
This device is manufactured using 0.32 μm process
technology. It is available with access times of 50, 60, 70,
90, 120, and 150ns, allowing high-speed microprocessors to
operate without wait states. To eliminate bus contention the
device has separate chip enable (CE\), write enable (WE\), and
output enable (OE\) controls.
The device requires only a single 5.0 volt power supply
for both read and write functions. Internally generated and
regulated voltages are provided for the program and erase
operations.
The device is entirely command set compatible with the
JEDEC single-power-supply FLASH standard. Commands are
written to the command register using standard microprocessor
write timings. Register contents serve as input to an internal
state machine that controls the erase and programming circuitry.
Write cycles also internally latch addresses and data needed for
the programming and erase operations. Reading data out of
the device is similar to reading from other FLASH or EPROM
devices.
Device programming occurs by executing the program
command sequence. This invokes the Embedded Program
algorithm -- an internal algorithm that automatically times the
program pulse widths and veries proper cell margin.
Device erasure occurs by executing the erase command
sequence. This invokes the Embedded Erase algorithm -- an
internal algorithm that automatically preprograms the array
(if it is not already programmed) before executing the erase
operation. During erase, the device automatically times the
erase pulse widths and veries proper cell margin.
The host system can detect whether a program or erase
operation is complete by reading the DQ7 (Data\Polling) and
DQ6 (toggle) status bits. After a program or erase cycle has
been completed, the device is ready to read array data or accept
another command.
The sector erase architecture allows memory sectors to be
erased and reprogrammed without affecting the data contents
of other sectors. The device is erased when shipped from the
factory.
The hardware data protection measures include a low
VCC detector that automatically inhibits write operations dur-
ing power transitions. The hardware sector protection feature
disables both program and erase operations in any combination
of the sectors of memory, and is implemented using standard
EPROM programmers.
The system can place the device into the standby mode.
Power consumption is greatly reduced in this mode. The
device electrically erases all bits within a sector simultaneously
via Fowler-Nordheim tunneling. The bytes are programmed
one byte at a time using the EPROM programming mechanism
of hot electron injection.
PIN CONFIGURATION
PIN
DESCRIPTION
A0 - A16 17 Addresses
DQ0 - DQ7 8 Data Inputs/Outputs
CE\ Chip Enable
OE\ Output Enable
WE\ Write Enable
VCC +5 Volt Single Power Supply
VSS Device Ground
NC No Connect
LOGIC SYMBOL
AS29F010
Rev. 2.6 11/10
Micross Components reserves the right to change products or specications without notice.
2

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]