DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

ICX087AKB データシートの表示(PDF) - Sony Semiconductor

部品番号
コンポーネント説明
メーカー
ICX087AKB Datasheet PDF : 17 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
ICX087AKB
Bias Conditions
Item
Symbol Min. Typ. Max. Unit Remarks
Supply voltage
VDD
14.55 15.0 15.45 V
Protective transistor bias
VL
1
Substrate clock
φSUB
2
1 VL setting is the VVL voltage of the vertical transfer clock waveform, or the same power supply as the VL
power supply for the V driver should be used.
2 Do not apply a DC bias to the substrate clock pin, because a DC bias is generated within the CCD.
DC Characteristics
Item
Supply current
Symbol Min.
IDD
Typ.
4
Max. Unit Remarks
6
mA
Clock Voltage Conditions
Item
Readout clock
voltage
Symbol
VVT
Min. Typ. Max. Unit Waveform
diagram
14.55 15.0 15.45 V
1
Remarks
VVH1, VVH2 –0.05 0 0.05 V
2
VVH = (VVH1 + VVH2) / 2
VVH3, VVH4
–0.2
0
0.05 V
2
Vertical transfer
clock voltage
VVL1, VVL2,
VVL3, VVL4
VφV
VVH3 – VVH
VVH4 – VVH
–8.0 –7.5 –7.0 V
6.8 7.5
–0.25
–0.25
8.05 V
0.1 V
0.1 V
2
VVL = (VVL3 + VVL4) / 2
2
VφV = VVHn – VVLn (n = 1 to 4)
2
2
VVHH
0.3 V
2 High-level coupling
VVHL
0.3 V
2 High-level coupling
VVLH
0.3 V
2 Low-level coupling
VVLL
0.3 V
Horizontal transfer VφH
clock voltage
VHL
3.0 5.0
–0.05 0
5.25 V
0.05 V
VφRG
4.5 5.0 5.5 V
Reset gate clock
voltage
VRGLH – VRGLL
0.8 V
VRGH
VDD + VDD + VDD +
0.3 0.6 0.9
V
2 Low-level coupling
3
3
4 Input through 0.01µF capacitance
4 Low-level coupling
4
Substrate clock
voltage
VφSUB
21.5 22.5 23.5 V
5
–3–

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]