DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

EVAL-ADN2811-CML データシートの表示(PDF) - Analog Devices

部品番号
コンポーネント説明
メーカー
EVAL-ADN2811-CML
ADI
Analog Devices ADI
EVAL-ADN2811-CML Datasheet PDF : 20 Pages
First Prev 11 12 13 14 15 16 17 18 19 20
Data Sheet
The gain of the loop integrator is small for high jitter
frequencies, so larger phase differences are needed to make the
loop control voltage big enough to tune the range of the phase
shifter. Large phase errors at high jitter frequencies cannot be
tolerated. In this region, the gain of the integrator determines
the jitter accommodation. Since the gain of the loop integrator
declines linearly with frequency, jitter accommodation is lower
with higher jitter frequency. At the highest frequencies, the loop
gain is very small and little tuning of the phase shifter can be
expected. In this case, jitter accommodation is determined by
the eye opening of the input data, the static phase error, and the
residual loop jitter generation. Jitter accommodation is roughly
0.5 UI in this region. The corner frequency between the declining
slope and the flat region is the closed-loop bandwidth of the
delay-locked loop, which is roughly 5 MHz.
ADN2811
JITTER PEAKING
IN ORDINARY PLL
JITTER
GAIN
(dB)
ADN2811
Z(s)
X(s)
o
n psh
d psh
c
f (kHz)
Figure 13. Jitter Response vs. Conventional PLL
Rev. C | Page 11 of 20

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]